# Introduction to Bipolar Junction Transistors BJTs & DC Biasing Circuits (Chapter 3&4)

(Chapter 3&4, Boylestad & Nashelsky)

- Transistors types
- Principles of Operation
- Main configurations
- Current Voltage Characteristics
- Limits of operation
- Biasing and stability circuits
- Analysis of DC transistor circuits
- Transistor switching



BJT Common Emitter fixed bias configuration

## **Semiconductor Transistor Types**

Chapter 3

#### **Bipolar Junction Transistors (BJT)**

- npn transistor
- pnp transistor

#### Field Effect Transistors (FET)

- Junction FET
- Metal Oxide Semiconductor (MOS)
   Transistors
- Complementary MOS (CMOS)













**JFET** 

**MOSFET** 

## **Bipolar Junction Transistor (BJT)**

# Conduction is by electrons(negative charged) and holes(positive charge)









Cross section in a typical npn transistor, each region is different

Emitter heavily doped, Base lightly doped, Collector large area



P type, Majority are Holes

Minority are Electrons

free



Diffusion from High to Low concentration



Depletion region, positive ions on N type side, negative ions on p type side. High electric field, built in potential, no free carriers, high resistance region

## pn junction under DC bias



## Majority and Minority carriers flow of a pnp transistor.





• C, Collector



 $I_E = I_C + I_B$ 

Emitter current = Collector current + Base current

- Holes(positive charge) in an p-type are the Majority carriers and electrons are the minority carriers.
- In an n-type, electrons(negative charge)
  are the Majority carries and holes are
  the minority carriers.

#### **Transistor operations**

#### Two junctions;

- Emitter-Base(EB) junction is forward biased (Majority carries flow)
- Collector-Base (CB) junction is reverse biased (Minority carriers flow)
- BJTs are Current controlled devices(Base current I<sub>B</sub> controls Collector current I<sub>C</sub>)
- Emitter emits majority carriers(holes in p type) to the forward –biased EB junction, resulting in an emitter current  $I_F$ .
- The collector-base junction is reversed biased and only minority carriers flow(holes in n type).
- Emitted carriers (majority in p type) become minority in the base region ( n type) are collected at the collector terminal I<sub>C</sub>.
- The base current I<sub>B</sub> is the results of minority carriers, hence it is the smallest.
- Current flow direction is opposite to the electrons flow, i.e. current direction is same as holes( +ve charge) flow direction.
- Now applying Kirchhoff's Current Law, KCL :  $|_{E} = |_{C} + |_{E}$





<sup>&</sup>quot;The sum of all currents flowing into a node equals the sum of currents flowing out of the node".

#### **Transistor Configurations**

Three possible configurations:

- Common Emitter
- Common Collector
- Common Base

Depending which terminal is common between both input and output or at ground potential.



Common Emitter, Common Collector, Common Base

#### **Common Emitter Configuration**



## **Limits of Operations**

The maximum power dissipation in a transistor is given by:

$$P_{cmax} = V_{CE} \times I_{C}$$

e.g if  $V_{CE}$  is 10V and  $I_{C=}$  30mA, then  $P_{cmax}$  = 300mW.

- Ensure that the maximum ratings are not being exceeded.
- Output signal should be with minimum distortion.
- Refer to current voltage characteristics and data sheet before designing the circuits.

#### Example from data sheet

 $I_{Cmax} = 50mA$ 

 $V_{CEO} = 20V$ 

 $P_{cmax} = 300 mW$ 

 $V_{CEsat} = 0.3V$ 

 $I_{CFO} = 10\mu A \text{(base open)}$ 

 $I_{CEO}$  =  $\beta$   $I_{CBO}$  (emitter open) mainly leakage current for common emitter configuration

#### Maximum current



$$I_{CEO} \le I_{C} \le I_{cmax}$$
 $V_{CEsat} \le V_{CE} \le V_{CEmax}$ 
 $I_{C} \times V_{CF} \le P_{cmax}$ 

#### Transistor Biasing Chai

- Chapter 4
- Biasing is applying DC supply to power the circuit.
- The desired operating point is established by the DC bias network.
- Biasing network will also determine the stability of the circuit against variations in temperature or changes in the value of  $\boldsymbol{\beta}$

 $\beta$  = common emitter forward current amplification factor  $\beta_{dc} = \frac{I_C}{I_B} \frac{mA}{\mu A}$  (typical value between 100 to 300)

$$\beta_{ac} = \frac{\Delta I_c}{\Delta I_b}$$
 (output current / input current)

$$I_{E} = I_{C} + I_{B} = \beta I_{B} + I_{B} = I_{B} (1 + \beta)$$

The value of  $\beta$  is given by the transistor data sheet Or can be calculated from the IV curves.

## Load line and operating point

The network equation is defined by the DC biasing circuit. To draw the load line that represent the network equation on the output characteristics of the BJT transistor, the collector emitter loop equation is:

$$V_{CC} = I_C R_C + V_{CE}$$
 (Kirchhoff's Voltage Law , KVL\*)

Now assume  $I_C = 0$  mA , then  $V_{CE} = V_{CC}$  this represent the first point on the curve

For  $V_{EC} = 0$ ,  $I_C = V_{CC}/R_C$  this represent the second point on the curve By joining the two points, the load line is constructed, and the intersection with  $(I_C-V_{CE})$  transistor characterises showing all possible operating points.

The operating point Q can be fixed by the values of  $R_C$  and  $R_B$ :  $V_{CC} - V_{CEO}$ 

$$R_C = \frac{V_{CC} - V_{CEQ}}{I_{CQ}}$$

$$R_B = \frac{V_{CC} - V_{BE}}{I_{BQ}}$$

 $I_{CQ}$  and  $V_{CEQ}$  are the collector current and collectoremitter voltage at the operating point Q,  $I_{RO}$  is the base current at the operating point Q



Output characteristics

\*KVL law is based on the conservation of energy whereby voltage is defined as the energy per unit charge. The total amount of energy gained per unit charge must be equal to the amount of energy lost per unit charge, as energy and charge are both conserved.

## Load line adjustment

The operating point Q can be adjusted by changing  $R_{\rm C}$ ,  $R_{\rm B}$  or  $V_{\rm CC}$ 



 $V_{CE}$ 

 $V_{CC_2}$ 

 $V_{CC_1}$ 

## **DC** biasing circuits



## **Fixed Bias Configuration**

#### Base – Emitter loop (KVL)

$$V_{CC} - I_B R_B - V_{BE} = 0$$

$$I_{B} = \frac{V_{CC} - V_{BE}}{R_{B}}$$

R<sub>B</sub> sets the level of base current for the operating point

#### Collector- Emitter loop (KVL)

$$V_{CC} - I_{C}R_{C} - V_{CE} = 0$$

$$I_{C} = \frac{V_{CC} - V_{CE}}{R_{C}}$$

 $R_{\text{C}}$  value determine the level of  $I_{\text{C}}$ 

$$V_{CE} = V_{CC} - I_{C}R_{C}$$



#### **Improved Bias stability**

To improve the stability of the transistor circuit against variations in the value of  $\beta$  and temperature, a resistor is inserted between the emitter terminal and ground called R<sub>F</sub>.

#### **Base-Emitter Loop:**

$$V_{CC}$$
- $I_BR_B$ - $V_{BE}$ - $I_ER_E$  =0  
Substitute for  $I_E$  = ( $\beta$  +1)  $I_B$   
 $V_{CC}$ - $I_BR_B$ - $V_{BE}$ - ( $\beta$  +1)  $I_B$   $R_E$  =0

Then solve for 
$$I_B = \frac{V_{CC} - V_{BE}}{R_B + (\beta + 1)R_E}$$

#### **Collector-Emitter Loop:**

$$V_{CC}-I_{C}R_{C}-V_{CE}-I_{E}R_{E}=0$$

But 
$$I_F \approx I_C$$

$$V_{CC}-I_CR_C-V_{CE}-I_CR_E=0$$

Solve for 
$$I_C = \frac{V_{CC} - V_{CE}}{(R_C + R_E)}$$





**Output loop** 

#### Voltages across the transistor device

$$V_{E} = I_{E}R_{E} \approx I_{C}R_{E}$$

$$V_{CE} = V_{C}-V_{E}$$

$$V_{C} = V_{CE}+V_{E}$$

$$OR$$

$$V_{C} = V_{CC}-I_{C}R_{C}$$

$$V_{BE} = V_{B} - V_{E}$$
 $V_{B} = V_{BE} + V_{E}$ 
 $V_{B} = V_{CC} - I_{B}R_{B}$ 



 $V_{BE}$  = 0.7V for Silicon Transistor, given by data sheets. For different semiconductors,  $V_{BE}$  is different and highly dependent on the Energy gap of the material

#### **Feedback Bias**

#### **Base – Emitter Loop:**

$$V_{CC} - I_{C'} R_C - I_B R_B - V_{BE} - I_E R_E = 0$$

$$I_C = \beta I_B$$

$$I_{C'} = I_C + I_B = I_E$$

$$But I_C >> I_B$$

$$I_{C'} \approx I_C \approx I_E = \beta I_B$$

#### Then:

$$V_{CC} = \beta I_B R_C + I_B R_B + V_{BE} + \beta I_B R_E = 0$$

Solve for 
$$I_B = \frac{V_{CC} - V_{BE}}{R_B + \beta(R_C + R_E)}$$



The feedback path results in a reflection of the resistance  $\rm R_{\rm C}$  back to the input loop

Now if 
$$\beta$$
 (  $RC + RE$ ) >>  $R_B$ 

$$I_{\rm B} \approx \frac{V_{CC} - V_{BE}}{\beta (R_C + R_E)}$$

$$I_C = I_B \beta = \frac{V_{CC} - V_{BE}}{(R_C + R_E)}$$
 i.e I<sub>C</sub> is independent on  $\beta$  when  $\beta(R_C + R_E) >> R_B$ 

#### **Feedback Circuit output loop**

#### **Collector-Emitter loop:**

$$V_{CC} - I_{C'} R_C - V_{CE} - I_E R_E = 0$$

Since 
$$I_{C'} = I_E \approx I_C$$
,  $I_C >> I_B$ 

$$V_{CC} = I_C R_C + V_{CE} + I_C R_E$$

$$I_C = \frac{V_{CC} - V_{CE}}{R_C + R_E}$$

And

$$V_{CE} = V_{CC} - I_C (R_C + R_E)$$



DC biasing



IB, Ic, IE, VCE

TLIVEIn:n

RTH=RIJRZ

.. IE- 18 ( B +1)

VTH = IB RTH + VBE + IE RE

Solve for IB = VTH - VBE

R + (B+1) RE

VBE = VB-VE

VCF = Va - Ic(Rc+RF)

## Transister switching



for 
$$V_i = 0$$
,  $I_B = 0$ ,  $I_C = 0$   
 $V_{out} = V_{cc} = High level$ 

for 
$$V_i = High(logic)level$$
, IB with flow + I c slow  $V_0 = OV$ , low level



with flow + I c slow
$$R_{c} = \frac{V\alpha - VcE}{R_{c}}$$





To ensure fronsister is on

(2) 
$$F_C = \beta^{\dagger}B$$

(3)  $F_B = V_i - V_B E$  calculate  $F_B$  (3)

 $F_B = V_i - V_B E$  calculate  $F_B$  (3)

 $F_B = 0.7 \text{ V}$ 

## **Voltage Divider Bias**

A bias circuit that is less sensitive to variations in the value of  $\beta$  by essentially reducing the effective value of  $R_B$ 



$$R_B = R_1//R_2$$

$$R_{\rm B} = \frac{R_1 R_2}{R_1 + R_2}$$

Using Thevenin's equivalent circuit for the left hand side of the circuit shown:





Equivalent circuit

## **Applying Thevenin's Equivalent Circuit**



Using Voltage Divider rule to find  $V_{R2} = E_{TH}$ 



Find the equivalent resistance  $R_{Th}$  of the circuit with  $V_{CC} = 0$ 

Redraw the circuit with  $E_{Th}$  and  $R_{Th}$  and calculate  $I_{R}$ 

$$I_{B} = \frac{E_{Th} - VBE}{R_{TH} + (1 + \beta)R_{E}}$$
 .....(3)

Applying Kirchhoff's voltage law;

$$E_{Th} - I_B R_{Th} - V_{BE} - I_E R_E = 0$$

$$I_E = (1+\beta) I_B$$

$$E_{Th} - I_B R_{Th} - V_{BE} - (1+\beta)I_B R_E = 0$$
  
Then solve for  $I_B$  equation(3)

#### **Output Loop**

#### **Collector-Emitter loop:**

$$V_{CC} - I_C R_C - V_{CE} - I_E R_E = 0$$

Since 
$$I_C \approx I_E$$
,  $I_C >> I_B$ 

$$V_{CC} = I_C R_C + V_{CF} + I_C R_F$$

$$I_C = \frac{V_{CC} - V_{CE}}{R_C + R_E}$$

#### **Voltages across the transistor:**

$$V_{CE} = V_{CC} - I_C (R_C + R_E)$$

$$V_{CE} = V_C - V_E$$

$$V_E = I_E R_E$$

$$V_{BE} = V_{B} - V_{E}$$

$$V_{BE} = V_B - V_E$$
  $V_{BE} = 0.7V$  for Si transistors

$$V_B = V_{BE} + V_E$$

$$V_C = V_{CC} - I_C R_C$$



## **Transistor Switching**

To ensure the transistor is switched ON

$$I_{C} = \beta I_{B} \ge I_{Csat}$$

$$I_{C \text{ sat}} = V_{CC} / R_{C}$$

highest collector current

$$V_{CE} = V_{CC} - I_C R_C$$

from the output loop

$$I_{B} = (V_{i} - V_{BE})/R_{B}$$

from circuit input loop



 $I_c = 0mA$ 



## **Transistor Switching**

Consider applying a square waveforms at the base terminal of the BJT circuit shown:

(1) At  $V_i = 0V$  (low voltage level)

$$I_B = \frac{V_i - V_{BE}}{R_B} = 0$$
 as there is no current flowing for input voltage = 0V.

As 
$$V_{BE} = 0V$$
,  $I_{B} = 0$ ,  $I_{C} = 0$ , **Transistor is OFF**

$$V_{CE} = V_{out} = V_{CC} = 10V \qquad \text{(no current is flowing in the collector therefore output voltage is high)}$$

(2) At  $V_i = 10V$  (high voltage level),  $V_{BE}$  will be 0.7V

$$I_B = \frac{V_i - V_{BE}}{R_B}$$
 will be flowing and  $I_B$  value is determined by  $R_B$ 

Then I<sub>C</sub> will be flowing and has high value, the **Transistor is switched ON**, output voltage is small as the output is exposed to ground

$$V_{CE} = V_{out} \sim 0V$$
, low voltage state, (practically  $V_{CEsat} = 0.15 - 0.2V$ )



#### To ensure transistor is ON in Saturation

Calculate 
$$I_B = \frac{V_i - V_{BE}}{R_B}$$
 .....(1)

Then calculate 
$$I_B = \frac{I_{C sat}}{\beta}$$
 .....(2)

$$I_{Csat} = \frac{V_{CC}}{R_C} \qquad ....(3)$$





To ensure that the transistor will be working in saturation region (ON state)

The base current  $I_B$  calculated from equation 1 must be larger than  $I_B$  calculated from equation 2. This is usally determined by the value of the resistance used in the base terminal  $R_B$ .

#### **Example**

If  $R_C = 0.82k\Omega$  and  $R_B = 63k\Omega$ 

Is the transistor in saturation or cut off mode for the input voltage shown:

$$I_{csat} = V_{CC}/R_{C}$$
 as  $V_{CE}$  is very small in saturation region  $V_{CC} = I_{csat} R_{C} + V_{CEsat}$ 

For saturation condition to establish, the level of I<sub>B</sub> must be made:

$$I_{Bmin} \ge \frac{I_{Csat}}{\beta_{dc}}$$
 to ensure saturation

Now for 
$$V_i = 5V$$
,  $I_B = \frac{V_i - V_{BE}}{R_B} = \frac{5 - 0.7}{63k} = 68 \mu A$  from the circuit  $I_{csat} = \frac{V_{CC}}{R_C} = \frac{5V}{0.82k} = 6.1 mA$ 

$$I_B = 68 \ \mu A > \frac{I_{Csat}}{\beta_{dc}} = \frac{6.1 mA}{100} = 61 \ \mu A$$

 $I_B = 68 \mu A > \frac{I_{Csat}}{\beta_{dc}} = \frac{6.1 mA}{100} = 61 \mu A$ Using transistor with higher β will ensure saturation

 $68~\mu\text{A} > 61~\mu\text{A}$  then the transistor is in saturation





$$R_{sat} = \frac{V_{CEsat}}{I_{Csat}} = \frac{0.15V}{6.1mA} = 24.6 \Omega$$
 (transistor has low resistance when ON)

Now if Vi = 0V, Transistor is OFF,  $I_B = I_C = 0$ mA

$$R_{cutoff} = \frac{V_{cc}}{I_{ceo}} = \frac{5V}{10 \mu A}$$
 = 500kΩ very high resistance in cut-off region.

I<sub>CEO</sub> is the minority carriers current flowing in the reverse bias collector emitter junction.

